Aspire Lab – UC Berkeley

Main menu

Skip to content
  • About
  • People
  • Publications
  • Projects
  • Sponsors
  • Agile HW Design Center
  • Open Source
  • Contact
  • Login




Pi-Feng Chiu

Graduate Student

pfchiu@EECS.Berkeley.EDU

Publications

  • A Double-Tail Sense Amplifier for Low-Voltage SRAM in 28nm Technology
  • Reprogrammable redundancy for cache Vmin reduction in a 28nm RISC-V processor
  • Sub-microsecond Adaptive Voltage Scaling in a 28nm FD-SOI Processor SoC
  • An Agile Approach to Building RISC-V Microprocessors
  • A RISC-V Vector Processor With Simultaneous-Switching Switched-Capacitor DC–DC Converters in 28 nm FDSOI
  • A RISC-V Vector Processor with Tightly-Integrated Switched-Capacitor DC-DC Converters in 28nm FDSOI
  • A Differential 2R Crosspoint RRAM Array with Zero Standby Current
  • Director
  • Faculty
  • Visiting Researchers
  • Postdocs
  • Graduate Students
  • Undergraduates
  • Staff
  • Alumni

  • Directions
  • Contact




  • Home
  • About
  • People
  • Publications
  • Projects
  • Sponsors
  • Open Source Software
  • Agile HW Design Center
  • Blog
  • Wiki
  • Internal
Copyright © 2025 Aspire